-
Notifications
You must be signed in to change notification settings - Fork 0
/
Copy pathCounter_readme.txt
50 lines (36 loc) · 1.58 KB
/
Counter_readme.txt
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
The following files were generated for 'Counter' in directory
C:\Xilinx92i\DTSD_LabWork2:
Counter.asy:
Graphical symbol information file. Used by the ISE tools and some
third party tools to create a symbol representing the core.
Counter.ngc:
Binary Xilinx implementation netlist file containing the information
required to implement the module in a Xilinx (R) FPGA.
Counter.sym:
Please see the core data sheet.
Counter.v:
Verilog wrapper file provided to support functional simulation.
This file contains simulation model customization data that is
passed to a parameterized simulation model for the core.
Counter.veo:
VEO template file containing code that can be used as a model for
instantiating a CORE Generator module in a Verilog design.
Counter.vhd:
VHDL wrapper file provided to support functional simulation. This
file contains simulation model customization data that is passed to
a parameterized simulation model for the core.
Counter.vho:
VHO template file containing code that can be used as a model for
instantiating a CORE Generator module in a VHDL design.
Counter.xco:
CORE Generator input file containing the parameters used to
regenerate a core.
Counter_flist.txt:
Text file listing all of the output files produced when a customized
core was generated in the CORE Generator.
Counter_readme.txt:
Text file indicating the files generated and how they are used.
Counter_xmdf.tcl:
Please see the core data sheet.
Please see the Xilinx CORE Generator online help for further details on
generated files and how to use them.