-
Notifications
You must be signed in to change notification settings - Fork 0
/
Copy pathlab7_autograder_check.sv
71 lines (52 loc) · 3.88 KB
/
lab7_autograder_check.sv
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
// WARNING: This is NOT the autograder that will be used mark you.
// Passing the checks in this file does NOT (in any way) guarantee you
// will not lose marks when your code is run through the actual autograder.
// You are responsible for designing your own test benches to verify you
// match the specification given in the lab handout.
module lab7_check_tb;
reg [3:0] KEY;
reg [9:0] SW;
wire [9:0] LEDR;
wire [6:0] HEX0, HEX1, HEX2, HEX3, HEX4, HEX5;
reg err;
lab7_top DUT(KEY,SW,LEDR,HEX0,HEX1,HEX2,HEX3,HEX4,HEX5);
initial forever begin
KEY[0] = 0; #5;
KEY[0] = 1; #5;
end
initial begin
err = 0;
KEY[1] = 1'b0; // reset asserted
// check if program from Figure 6 in Lab 7 handout can be found loaded in memory
if (DUT.MEM.mem[0] !== 16'b1101000000000101) begin err = 1; $display("FAILED: mem[0] wrong; please set data.txt using Figure 6"); $stop; end
if (DUT.MEM.mem[1] !== 16'b0110000000100000) begin err = 1; $display("FAILED: mem[1] wrong; please set data.txt using Figure 6"); $stop; end
if (DUT.MEM.mem[2] !== 16'b1101001000000110) begin err = 1; $display("FAILED: mem[2] wrong; please set data.txt using Figure 6"); $stop; end
if (DUT.MEM.mem[3] !== 16'b1000001000100000) begin err = 1; $display("FAILED: mem[3] wrong; please set data.txt using Figure 6"); $stop; end
if (DUT.MEM.mem[4] !== 16'b1110000000000000) begin err = 1; $display("FAILED: mem[4] wrong; please set data.txt using Figure 6"); $stop; end
if (DUT.MEM.mem[5] !== 16'b1010101111001101) begin err = 1; $display("FAILED: mem[5] wrong; please set data.txt using Figure 6"); $stop; end
@(negedge KEY[0]); // wait until next falling edge of clock
KEY[1] = 1'b1; // reset de-asserted, PC still undefined if as in Figure 4
#10; // waiting for RST state to cause reset of PC
// NOTE: your program counter register output should be called PC and be inside a module with instance name CPU
if (DUT.CPU.PC !== 9'b0) begin err = 1; $display("FAILED: PC is not reset to zero."); $stop; end
@(posedge DUT.CPU.PC or negedge DUT.CPU.PC); // wait here until PC changes; autograder expects PC set to 1 *before* executing MOV R0, X
if (DUT.CPU.PC !== 9'h1) begin err = 1; $display("FAILED: PC should be 1."); $stop; end
@(posedge DUT.CPU.PC or negedge DUT.CPU.PC); // wait here until PC changes; autograder expects PC set to 2 *after* executing MOV R0, X
if (DUT.CPU.PC !== 9'h2) begin err = 1; $display("FAILED: PC should be 2."); $stop; end
if (DUT.CPU.DP.REGFILE.R0 !== 16'h5) begin err = 1; $display("FAILED: R0 should be 5."); $stop; end // because MOV R0, X should have occurred
@(posedge DUT.CPU.PC or negedge DUT.CPU.PC); // wait here until PC changes; autograder expects PC set to 3 *after* executing LDR R1, [R0]
if (DUT.CPU.PC !== 9'h3) begin err = 1; $display("FAILED: PC should be 3."); $stop; end
$display("%b",DUT.CPU.DP.REGFILE.R1);
if (DUT.CPU.DP.REGFILE.R1 !== 16'hABCD) begin err = 1; $display("FAILED: R1 should be 0xABCD. Looks like your LDR isn't working."); $stop; end
@(posedge DUT.CPU.PC or negedge DUT.CPU.PC); // wait here until PC changes; autograder expects PC set to 4 *after* executing MOV R2, Y
if (DUT.CPU.PC !== 9'h4) begin err = 1; $display("FAILED: PC should be 4."); $stop; end
if (DUT.CPU.DP.REGFILE.R2 !== 16'h6) begin err = 1; $display("FAILED: R2 should be 6."); $stop; end
@(posedge DUT.CPU.PC or negedge DUT.CPU.PC); // wait here until PC changes; autograder expects PC set to 5 *after* executing STR R1, [R2]
if (DUT.CPU.PC !== 9'h5) begin err = 1; $display("FAILED: PC should be 5."); $stop; end
$display("%b", DUT.MEM.mem[6]);
if (DUT.MEM.mem[6] !== 16'hABCD) begin err = 1; $display("FAILED: mem[6] wrong; looks like your STR isn't working"); $stop; end
// NOTE: if HALT is working, PC won't change again...
if (~err) $display("INTERFACE OK");
$stop;
end
endmodule