-
Notifications
You must be signed in to change notification settings - Fork 567
Cores
Tim Ansell edited this page Apr 28, 2019
·
5 revisions
Name | Build Status | Description | Supported Standards | Supported Hardware |
---|---|---|---|---|
LiteDRAM | Dynamic RAM controller | SDRAM, DDR, LPDDR, DDR2, DDR3, DDR4 | Generic Verilog, Xilinx Spartan 6 + 7 Series + Ultrascale, Lattice ECP5 |
|
LiteEth | Ethernet | 100, 1000 Mbit, MII, GMII & RGMII and many high speed tranceivers | Generic Verilog, Xilinx Spartan 6 + 7 Series + Ultrascale, Lattice ECP5 |
|
LitePCIe | PCIe | Gen1, Gen2, x1, x2 x4 | Xilinx 7‑series, Intel Cyclone V, and soon Lattice ECP5 |
|
LiteSATA | SATA | 1.5/3.0/6.0 GBps | Xilinx 7‑series | |
LiteUSB | USB transfer | |||
LiteSDCard | SD card | SD / SDHC / SDXC / SDUC, Default Speed, High Speed, UHS-I | Xilinx Spartan 6 + 7 Series | |
LiteICLink | Inter-Chip communication | Custom protocol over Single Ended or LVDS Pair | Xilinx 7‑series + Ultrascale | |
LiteJESD204B | JESD204B | Xilinx 7‑series + Ultrascale | ||
LiteVideo | DVI, HDMI | DVI, HDMI | Xilinx Spartan 6 + 7‑series | |
LiteScope | Embedded FPGA logic analyzer | PCIe, UART, Ethernet | Generic Verilog |
Have a question or want to get in touch? Our IRC channel is #litex at irc.libera.chat.
- Welcome to LiteX
- LiteX's internals
- How to
- Create a minimal SoC-TODO
- Add a new Board-TODO
- Add a new Core-WIP
- Add a new CPU-WIP
- Reuse-a-(System)Verilog,-VHDL,-Amaranth,-Spinal-HDL,-Chisel-core
- Use LiteX on the Acorn CLE 215+
- Load application code the CPU(s)
- Use Host Bridges to control/debug a SoC
- Use LiteScope to debug a SoC
- JTAG/GDB Debugging with VexRiscv CPU
- JTAG/GDB Debugging with VexRiscv-SMP, NaxRiscv and VexiiRiscv CPUs
- Document a SoC
- How to (Advanced)