Skip to content
@pulp-platform

pulp-platform

Pinned Loading

  1. carfield carfield Public

    A mixed-criticality platform built around Cheshire, with a number of safety/security and predictability features. Ready-to-use FPGA flow on multiple boards is available.

    Tcl 72 13

  2. pulpissimo pulpissimo Public

    This is the top-level project for the PULPissimo Platform. It instantiates a PULPissimo open-source system with a PULP SoC domain, but no cluster.

    SystemVerilog 389 169

  3. cheshire cheshire Public

    A minimal Linux-capable 64-bit RISC-V SoC built around CVA6

    Verilog 201 48

  4. snitch_cluster snitch_cluster Public

    An energy-efficient RISC-V floating-point compute cluster.

    C 51 53

  5. axi axi Public

    AXI SystemVerilog synthesizable IP modules and verification infrastructure for high-performance on-chip communication

    SystemVerilog 1.1k 268

  6. ara ara Public

    The PULP Ara is a 64-bit Vector Unit, compatible with the RISC-V Vector Extension Version 1.0, working as a coprocessor to CORE-V's CVA6 core

    C 379 133

Repositories

Showing 10 of 295 repositories
  • chimera Public
    pulp-platform/chimera’s past year of commit activity
    Python 10 2 9 1 Updated Nov 28, 2024
  • hyperbus Public
    pulp-platform/hyperbus’s past year of commit activity
    SystemVerilog 19 2 1 3 Updated Nov 28, 2024
  • Deeploy Public

    ONNX-to-C Compiler for Heterogeneous SoCs

    pulp-platform/Deeploy’s past year of commit activity
    Python 15 Apache-2.0 9 1 3 Updated Nov 28, 2024
  • croc Public

    A PULP SoC for education, easy to understand and extend with a full flow for a physical design.

    pulp-platform/croc’s past year of commit activity
    SystemVerilog 31 5 0 0 Updated Nov 28, 2024
  • iDMA Public

    A modular, parametrizable, and highly flexible Data Movement Accelerator (DMA)

    pulp-platform/iDMA’s past year of commit activity
    SystemVerilog 98 29 7 8 Updated Nov 28, 2024
  • cheshire Public

    A minimal Linux-capable 64-bit RISC-V SoC built around CVA6

    pulp-platform/cheshire’s past year of commit activity
    Verilog 201 48 7 19 Updated Nov 28, 2024
  • mempool Public

    A 256-RISC-V-core system with low-latency access into shared L1 memory.

    pulp-platform/mempool’s past year of commit activity
    C 274 Apache-2.0 46 3 6 Updated Nov 28, 2024
  • ara Public

    The PULP Ara is a 64-bit Vector Unit, compatible with the RISC-V Vector Extension Version 1.0, working as a coprocessor to CORE-V's CVA6 core

    pulp-platform/ara’s past year of commit activity
    C 379 133 64 11 Updated Nov 27, 2024
  • pulp-nnx Public
    pulp-platform/pulp-nnx’s past year of commit activity
    C 3 Apache-2.0 0 1 0 Updated Nov 27, 2024
  • dumpling Public

    An ATE Pattern Generator for PULP chips and JTAG Taps in general

    pulp-platform/dumpling’s past year of commit activity
    Python 7 Apache-2.0 1 0 1 Updated Nov 27, 2024